# RAGHAVENDRA PRADYUMNA POTHUKUCHI Yale University

134 Cold Spring St., New Haven, CT 06511

□217-281-2837 | Traghav.pothukuchi@yale.edu | @https://www.cs.yale.edu/homes/raghav/

#### Research\_

#### Building the Brain-Memex: Machines that Talk to the Brain and Think Like the Mind

#### PhD Dissertation: Intelligent Systems for Efficiency and Security

Primary area: Computer architecture and systems

*Secondary areas*: Brain-computer interfacing, Quantum computing, Brain-inspired AI hardware, Cognitive modeling, Formal control, Energy and power efficiency, Security, Machine learning, Datacenters and cloud, Compilers

| AcademicAppointment                                                                                                                                                  |                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| <b>Yale University</b><br>Associate Research Scientist, Computing Innovation Fellow<br><i>Mentors</i> : Abhishek Bhattacharjee (Yale) and Jonathan Cohen (Princeton) | 2021–Current               |
| Education                                                                                                                                                            |                            |
| <b>Yale University</b><br>Postdoctoral Associate<br><i>Mentors</i> : Abhishek Bhattacharjee (Yale) and Jonathan Cohen (Princeton)                                    | 2020-2021                  |
| <b>University of Illinois at Urbana-Champaign (UIUC)</b><br>Ph.D. in Computer Science (CS)<br><i>Advisor</i> : Josep Torrellas                                       | 2020                       |
| <b>University of Illinois at Urbana-Champaign</b><br>M.S. in Computer Science                                                                                        | <b>2014</b><br>3.96/4.00   |
| <b>Birla Institute of Technology &amp; Science, Pilani</b><br>B.E. (Hons.) Electrical and Electronics Engineering (EEE)                                              | <b>2011</b><br>10.00/10.00 |

#### Honors and Awards\_

- » Best Paper Award, ISCA (International Symposium on Computer Architecture), 2023
- » Research Spotlight, Yale Wu Tsai Institute, 2023
- » Young Researcher, Heidelberg Laureate Forum (HLF), selected as one of the 100 young researchers in computer science worldwide invited to attend HLF, 2022.
- » **IEEE Micro Top Picks in Computer Architecture,** *research selected as one of the 12 top published papers in all of computer architecture,* 2021
- » CRA NSF Computing Innovation Fellow (CI Fellow), one of the 69 researchers across USA awarded by the Computing Research Association (CRA) and National Science Foundation (NSF), 2021-2023 Press release: https://cccblog.org/2021/07/22/announcing-the-2021-computing-innovation-fellows/
- » Swati and Mukul Chawla Scholarship, Parallaxes Capital, UIUC, 2020
- » Featured Cover Article, IEEE Control Systems, 2020
- » IEEE Computer Society Lance Stafford Larson Paper Award, 2nd prize (2019) and 3rd prize (2018)
- » W. J. Poppelbaum Award for architecture design creativity, Dept. of CS, UIUC, 2018

- » Rising Stars in Computer Architecture, Georgia Institute of Technology, 2018
- » Mavis Future Faculty Fellow, College of Engineering, UIUC, 2017
- » ACM Student Research Competition winner, PACT (International conference on Parallel Architectures and Compilation Techniques), 2017

Mar'18-May'18, May'17-Dec'17

Aug'11-Jun'12

Spring'11

Summer'09

- » Certificate in Foundations of Teaching, Center for Innovation in Teaching and Learning, UIUC, 2017
- » Best Paper Award nominee, PACT, 2017
- » Best Graduating Student, Prof. L. K. Maheshwari foundation, BITS Pilani, 2011
- » University Gold Medal for outstanding academic achievement, BITS Pilani, 2011
- » GE Innovation Award, John F. Welch Technology Centre, General Electric (GE), 2010
- » University Merit Scholarship, BITS Pilani, 2007 2011

#### Industry Experience\_

#### AMD Research, Austin, USA

Coop Intern

- » Developed a modular composable resource control network for heterogeneous computers
- » Prototyped the proposed design on a 2 CPU-GPU node
- » Filed for a patent and authored a paper that was accepted at MICRO 2019

#### Nvidia Graphics, Bangalore, India

ASIC Design Engineer

- » Closed timing in multiple chips at 28 nm technology
- » Analyzed USB 2.0 IO modules in Tegra 4 mobile SoC, high-speed memory interface paths in Tesla GPGPU for high performance computing and Kepler GPU for desktop graphics

#### Nvidia Graphics, Bangalore, India

Hardware Design Intern

» Developed a SPICE based timing analysis framework of multi-voltage IO paths in Nvidia's first 28 nm GPU

# Indira Gandhi Center for Atomic Research, Kalpakkam, India

Research Intern

» Developed a micrometer positioner read-out using a Programmable System on Chip (PSoC) based embedded system, and LabVIEW virtual instrumentation

#### Tutorial Organization\_

<u>R. P. Pothukuchi</u>, H. Hoffmann, K. Rao, J. Torrellas, "Combining Machine Learning and Control Theory for Computer Architecture (MCAt)", *held at the International Symposium on Microarchitecture* (MICRO), 2019. http://iacoma.cs.uiuc.edu/mcat/index.html [55 participants]

#### Invited Workshops\_

"5 Year Update to the Next Steps in Quantum Computing Workshop", *Computing Community Consortium*, 2023. https://cra.org/ccc/events/5-year-update-to-the-next-steps-in-quantum-computing-workshop/

# Publication Record\_

8 conferences (4 ISCA, 1 MICRO, 1 PACT, 1 CDC, 1 CGO), 1 workshop (HotOS), 3 journals (IEEE Micro, CSM), 2 technical reports, 2 poster papers, 3 manuscripts, and 2 patents.

# Conferences

- » Quantum Cognitive Modeling: New Applications and Systems Research Directions <u>R. P. Pothukuchi</u><sup>†</sup>, L. Lufkin<sup>\*</sup>, Y Shen<sup>\*</sup>, A. Simon<sup>\*</sup>, R. Thorstenson<sup>\*</sup>, B. E. Trevisan<sup>\*</sup>, M. Tu<sup>\*</sup>, M. Yang<sup>\*</sup>, B. Foxman<sup>+</sup>, V. S. Pothukuchi<sup>+</sup>, G. Epping, B. J. Jongkees, T. H. Kyaw, J. Busemeyer, J. D. Cohen, A. Bhattacharjee <sup>†</sup>Lead PI <sup>\*</sup>Equal contribution (undergraduates) <sup>+</sup>Equal contribution *Submitted (available on arXiv)*, 2023.
- » Mitigating Catastrophic Forgetting in Long Short-Term Memory Networks K. Joshi, <u>R. P. Pothukuchi</u>, A. Wibisano, A. Bhattacharjee Submitted (available on arXiv), 2023.
- » Defensive AML: Adversarial Machine Learning as a Practical Architecture Defense for Side Channels H. Nam, <u>R. P. Pothukuchi</u>, B. Li, N. S. Kim, J. Torrellas *Submitted (available on arXiv)*, 2023.
- » SCALO: An Accelerator-Rich Distributed System for Scalable Brain-Computer Interfacing K. Sriram<sup>\*</sup>, <u>R. P. Pothukuchi</u><sup>\*†</sup>, O. Ye, M. Gerasimiuk, M. Ugur, R. Manohar, A. Khandelwal, A. Bhattacharjee <sup>\*</sup>Joint first authors <sup>†</sup>Lead PI *International Symposium on Computer Architecture* (ISCA), Jun 2023. [21% acceptance] Best Paper
- » Distill: Domain-Specific Compilation for Cognitive Models J. Veselý\*, <u>R. P. Pothukuchi</u>\*, K. Joshi, S. Gupta, J. D. Cohen, A. Bhattacharjee \*Joint first authors *International Symposium on Code Generation and Optimization* (CGO), Apr 2022. [29% acceptance]
- » Maya: Using Formal Control to Obfuscate Power Side Channels <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, A. Schwing, J. Torrellas *International Symposium on Computer Architecture* (ISCA), Jun 2021. [19% acceptance] IEEE Micro Top Picks in Computer Architecture
- Tangram: Integrated Control of Heterogeneous Computers

   <u>R. P. Pothukuchi</u>, J. Greathouse, K. Rao, L. Piga, C. Erb, P. Voulgaris, J. Torrellas
   *International Symposium on Microarchitecture* (MICRO), Oct 2019. [23% acceptance]
   2nd prize, IEEE Computer Society Lance Stafford Larson paper award
- » Structured Singular Value Control for Modular Resource Management in Multilayer Computers <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, J. Torrellas *IEEE Conference on Decision and Control* (CDC), Dec 2018. [60% acceptance]
- » Yukta: Multilayer Resource Controllers to Maximize Efficiency <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, J. Torrellas *International Symposium on Computer Architecture* (ISCA), Jun 2018. [17% acceptance]
- » Sthira: Systematically Controlling the Error Rates in Variation-Prone Networks-on-Chip for Energy Efficiency

<u>R. P. Pothukuchi</u>, A. Ansari, B. Gopireddy, J. Torrellas International conference on Parallel Architectures and Compilation Techniques (PACT), Sep 2017. [23% acceptance] Best paper nominee

» Using Multiple Input, Multiple Output Formal Control to Maximize Resource Efficiency in Architectures <u>R. P. Pothukuchi</u>, A. Ansari, P. Voulgaris and J. Torrellas

*International Symposium on Computer Architecture* (ISCA), Jun 2016. [20% acceptance] 3rd prize, IEEE Computer Society Lance Stafford Larson paper award

# Workshops (peer-reviewed)

» Prefetching Using Principles of Hippocampal-Neocortical Interaction M. Wu, K. Joshi, A. Sheinberg, G. Cox, A. Khandelwal, <u>R. P. Pothukuchi</u>, A. Bhattacharjee *Workshop on Hot Topics in Operating Systems* (HotOS), Jun 2023. [26% acceptance] Yale Wu Tsai Institute research spotlight

# Journals

- » HALO: Hardware-Software Co-Designed Processor for Brain-Computer Interfaces I. Karageorgos, K. Sriram, X. Wen, J. Vesely, N. Lindsay, M. Wu, L. Khazan, <u>R. P. Pothukuchi</u>, R. Manohar, A. Bhattacharjee *IEEE Micro, Hot Chips Special Edition*, May 2023.
- » Maya: Using Formal Control to Obfuscate Power Side Channels <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, A. Schwing, J. Torrellas *IEEE Micro, Top Picks Special Edition*, Jul-Aug 2022. [22% acceptance, Impact factor 2.821]
- » Control Systems for Computer Systems: Making Computers Efficient with Modular, Coordinated and Robust Control

<u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, J. Torrellas *IEEE Control Systems* (CSM), Mar 2020. [Impact factor 11.119] Cover highlight article

# Patents

- » A Distributed System of Computer Architectures K. Sriram, <u>R. P. Pothukuchi</u>, R. Manohar, A. Khandelwal, A. Bhattacharjee U.S. Provisional Patent Application No. 63/508,760, 2023.
- » Distributed Multi-Input Multi-Output Control Theoretic Method to Manage Heterogeneous Systems <u>R. P. Pothukuchi</u>, J. Greathouse, L. Piga US Patent 10,928,789, 2021.

# **Tech Reports**

- » Designing a Robust Controller for Obfuscating a Computer's Power <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, J. Torrellas [Online] <u>http://iacoma.cs.uiuc.edu/iacoma-papers/isca21\_1\_tr.pdf</u>, Jun 2021.
- » A Guide to Design MIMO Controllers for Architectures <u>R. P. Pothukuchi</u>, J. Torrellas [Online] <u>http://iacoma.cs.uiuc.edu/iacoma-papers/mimoTR.pdf</u>, Apr 2016.

# **Posters and Poster Papers**

» Quantum, Cognition and Computer Systems Lead PI and presenter: <u>R. P. Pothukuchi</u> Co-PIs (alphabetical order): A. Bhattacharjee, J. Busemeyer, J. D. Cohen, Y. Ding, B. Jongkees, and T. H. Kyaw Students (alphabetical order): Y. Abukhadra, N. Ahn, Y. D. Chua, G. Epping, B. Foxman, C. Hann, L. Rosendahl, Y. J. Shen, A. Simon, B. Trevisan, M. Tu, J. Wang, M. Yang *Heidelberg Laureate Forum*, Sep 2022.

- » Multilayer Compute Resource Management with Robust Control Theory <u>R. P. Pothukuchi</u>, S. Y. Pothukuchi, P. Voulgaris, J. Torrellas *International Conference on Parallel Architectures and Compilation Techniques* (PACT), Sep 2017. Winner, ACM Student Research Competition
- » Remote Experimentation of "No-load Tests on a Transformer" in Electrical Engineering <u>Pradyumna, P. R.</u>, Tarun, C.K.S., Bhanot, S *International Conference on Engineering Education: Innovative Practices and Future Trends* (AICERA), Jul 2012.

#### Grants\_

# PI/Co-PI (under preparation)

- » "Next-Generation Computer Architecture for Emergent Symbolic Binding Networks", *under preparation*, PI: Abhishek Bhattacharjee, Co-PI: Jonathan D Cohen, John Lafferty, <u>Raghavendra Pradyumna Pothukuchi</u>.
- » "A Flexible Ultra-Low-Power Processors for Implantable Brain-Computer Interfaces", *under preparation*, PI: Abhishek Bhattacharjee, Co-PI: Rajit Manohar, Hitten Zaveri, <u>Raghavendra Pradyumna Pothukuchi</u>.

# Writing Experience

- » "CSR: Medium: Effective Control to Maximize Resource Efficiency in Large Clusters; Hardware, Runtime, and Compiler Perspectives", NSF Award #1763658, 2018 PIs: Josep Torrellas, Laxmikant Kale, David Padua at UIUC. Media coverage: https://dailyillini.com/news/2018/11/01/ui-professors-receive-1-2-million-grant-to-improve-computer-efficiency/
- » "SPX: Secure, Highly-Parallel Training of Deep Neural Networks in the Cloud Using General-Purpose Shared-Memory Platforms", NSF Award #1725734, 2017. PIs: Josep Torrellas, Christopher Fletcher at UIUC.

# Invited Talks

# Quantum Systems for Cognitive Modeling

» Yale Quantum Institute, October 2023 (scheduled)

# Machines that Talk to the Brain and Think Like the Mind

- » University of Pennsylvania, October 2023 (scheduled)
- » New York University, October 2023
- » Rutgers University, October 2023

# Hull: A New Distributed and Scalable Brain-Computer Interfacing Architecture

» Neurostimulation Research Meeting, Yale University, November 2023

#### Intelligent Systems for Extreme-Efficiency and Security

- » Georgia Institute of Technology, February 2021
- » University of California at Los Angeles, February 2020
- » Pennsylvania State University, February 2020
- » Yale University, November 2019

# Maya: Using Formal Control to Obfuscate Power Side-channels

- » Intel Side Channel Academic Program, Workshop, Intel, May 2021
- » Security and Privacy Research at Illinois (SPRAI), UIUC, September 2019

#### **Extreme-Efficiency Computing**

- » Indian Institute of Sciences (IISc), Bengaluru, India, January 2019
- » Intel Research, Bengaluru, India, January 2019
- » Indian Institute of Technology (IIT), Delhi, India, January 2019
- » Rising Stars in Computer Architecture Workshop, Georgia Tech, September 2018

#### Teaching& Mentoring\_

At Yale: Currently mentoring 4 graduate students (PhD) and 7 undergraduates. Mentored 8 undergrads earlier. At UIUC: Mentored 2 graduate students (Masters) and 1 undergraduate.

#### Mentoring

#### **Research Mentor**

Yale University

- » Mentored two graduate students (present, M. Ugur; past, K. Sriram) on Brain-Computer Interfaces, one graduate student (M. Wu) on brain-inspired memory system design, and one (K. Joshi) on LSTM continual learning.
- » Mentored undergraduates (3 current, 12 past) on using quantum computing for cognitive modeling
- » My students received an NSF Graduate Research Fellowship, and several undergraduate fellowships at Yale like the STARS II program, Wu Tsai summer research fellowship, Andy Keidel summer grant, and the Branford Richter Fellowship, and have been admitted to top graduate programs at MIT, Princeton, UC Berkley, and Yale.

#### **Mavis Mentor**

College of Engineering, UIUC

» Mentored two graduate students and supported the research towards their master's degree

#### **MUSE Mentor**

College of Engineering, UIUC MUSE: <u>Mentoring Undergraduate Students in Engineering</u>

» Mentored a sophomore by defining the scope, goals and guiding progress in an introductory machine learning research project

#### Teaching

| Computer Architecture                                                                      | Fall'16   |
|--------------------------------------------------------------------------------------------|-----------|
| Teaching substitute , Yale                                                                 |           |
| CPSC 420: Foundational computer architecture course (30 students)                          |           |
| » Taught four lecture sessions on cache coherency and memory consistency                   |           |
| Parallel Computer Architecture                                                             | Spring'17 |
| Teaching Assistant, UIUC                                                                   |           |
| CS 533: Graduate course on advanced architecture topics (19 students)                      |           |
| » Taught three lectures, created and graded homeworks, organized office hours              |           |
| Energy Efficient Computer Architecture                                                     | Fall'16   |
| Teaching Assistant, UIUC                                                                   |           |
| CS 598: Discussion course on recent ideas for energy efficient architectures (10 students) |           |
| » Moderated and provided insights on discussions during four lecture sessions              |           |

Sep'20-Curr.

Aug'16–Aug'17

Aug'16–Aug'17

| <b>Computer System Organization</b><br>Teaching Assistant, UIUC                                                                                                                                                                         | Fall'15 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <ul> <li>» Taught two lectures, designed homeworks and examinations, and organized office hours</li> </ul>                                                                                                                              |         |
| Microelectronic Circuits<br>Teaching Assistant, BITS Pilani<br>Course on the analysis and design of analog MOS circuits (~80 students)<br>» Led micro-teaching classes, and laboratory sessions on Cadence Virtuoso and Eldospice tools | Fall'10 |
| Engineering Graphics<br>Teaching Assistant, BITS Pilani<br>Course on introductory computer aided drawing (~120 students)<br>» Developed AutoCAD laboratory modules and organized lab hours                                              | Fall'08 |

#### Service\_

### Peer reviewing

39 manuscripts

- » Journals: ACM Transactions on Internet of Things (TIOT), Elsevier Journal of Parallel and Distributed Computing (JPDC), IEEE Transactions on Computers (TC), IEEE Computer Architecture Letters (CAL), IEEE Micro, IEEE Transactions on Parallel and Distributed Systems (IEEE TPDS), Wiley Interdisciplinary Reviews (WIREs): Data Mining and Knowledge Discovery
- » Conferences: ISCA'23, ICPP'22, CDC'22, ISCA'22, IPDPS' 21, CDC'20

# **Professional Memberships**

» ACM, IEEE (IEEE Computer Society and IEEE Control Systems Society), AAAS

#### **Organizational Service**

| Computer Architecture Student Association (C | CASA) | ) |
|----------------------------------------------|-------|---|
|----------------------------------------------|-------|---|

Co-founder https://www.comparchsa.org/

» CASA's vision is to promote student wellbeing and a sense of belonging in the computer architecture community

2020-Curr.

- » Worked with SIGARCH and TCCA to establish CASA
- » Original proposal: http://ieeetcca.org/wp-content/uploads/2020/05/Arch\_student\_wellbeing\_27MAY.pdf

| Students Advising on Graduate Education (SAGE) Board                                                | Aug'17–Aug'18 |
|-----------------------------------------------------------------------------------------------------|---------------|
| Graduate College, UIUC                                                                              |               |
| » Advisory member to the Dean on matters related to graduate affairs                                |               |
| Engineering Graduate Student Advisory Committee (EGSAC)                                             | Aug'16-Aug'17 |
| College of Engineering, UIUC                                                                        |               |
| » Advisory member to the Dean, College of Engineering                                               |               |
| » Proposed an interdisciplinary fellowship, events to promote interdisciplinary research, and stude | ent wellness  |
| Computer Science Graduate Academic Council (CSGAC)                                                  | Aug'15-Aug'17 |
| Dept. of CS, UIUC                                                                                   |               |
|                                                                                                     |               |

» Advisory member to the department on improving graduate academics

## References\_

Abhishek Bhattacharjee Professor, Dept. of CS, Yale University abhishek.bhattacharjee@yale.edu

## Jonathan D. Cohen

Robert Bendheim and Lynn Bendheim Thoman Professor in Neuroscience, Princeton University jdc@princeton.edu

### Joseph L. Greathouse

*Principal Member of Technical Staff, Advanced Micro Devices, Inc.* joseph.l.greathouse@gmail.com

# Tarek Abdelzaher

Sohaib and Sara Abbasi Professor & Willett Faculty Scholar, Dept. of CS, UIUC zaher@illinois.edu

# Petros G. Voulgaris

Victor LaMar Lockhart Professor, Dept. of Mechanical Engineering, University of Nevada, Reno pvoulgaris@unr.edu

# Josep Torrellas

Saburo Muroga Professor, Dept. of CS, UIUC torrella@illinois.edu

### Wen-mei Hwu

Senior Distinguished Research Scientist, Nvidia & AMD Jerry Sanders Chair Emeritus, Dept. of Electrical & Computer Engineering (ECE), UIUC w-hwu@illinois.edu

# Laxmikant (Sanjay) V. Kale

Research Professor & Paul and Cynthia Saylor Professor Emeritus, Dept. of CS, UIUC kale@illinois.edu

# Nam Sung Kim

W. J. 'Jerry' Sanders III – Advanced Micro Devices, Inc. Endowed Chair, Dept. of ECE, UIUC nskim@illinois.edu